Part Number Hot Search : 
LLZ2V009 2SC4907 28010 736MH KDR377 BT204 ST3237EB 60GU3
Product Description
Full Text Search
 

To Download GS9005BCPJE3 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  not recommended for new designs ? automatic cable equalization (typically 300m of high quality cable at 270mb/s)  fully compatible with smpte 259m and operational to 400 mb/s  adjustment free receiver when used with the gs9000b or gs9000s decoder and gs9010a automatic tuning sub-system  signal strength indicator  selectable cable or direct digital inputs  28 pin plcc packaging  pb-free and green applications ? 4? sc , 4:2:2 and 360 mb/s serial digital interfaces genlinx ? gs9005b serial digital receiver data sheet features device description the gs9005b is a monolithic ic designed to receive smpte 259m serial digital video signals. this device performs the functions of automatic cable equalization and data and clock recovery. it interfaces directly with the genlinx ? gs9000b or gs9000s decoder, and gs9010a automatic tuning subsystem. the vco centre frequencies are controlled by external resistors which can be selected by applying a two bit binary code to the standards select input pins. an additional feature is the signal strength indicator output which provides a 0.5v to 0v analog output relative to v cc indicating the amount of equalization being applied to the signal. the gs9005b is packaged in a 28 pin plcc operating from a single +5 or -5 volt supply. revision date: july 2004 functional block diagram ordering information special note: r vco1 and r vco2 are functional over a reduced temperature range of t a =0 c to 50 c. r vco0 and r vco3 are functional over the full temperature range of t a =0 c to 70 c. this limitation does not affect operation with the gs9010a ats. gennum corporation p.o. box 489, stn a, burlington, ontario, canada l7r 3y3 tel. (905) 632-2996 fax: (905) 632-5946 gennum japan: shinjuku green tower building 27f 6-14-1, nishi shinjuku shinjuku-ku, tokyo 160-0023 japan tel: +81 (03) 33 49-5501 fax: +81 (03) 3349-5505 document no. 32466 - 0 part number package temperature pb-free and green gs9005bcpj 28 pin plcc 0c to 70c no gs9005bctj 28 pin plcc 0c to 70c no tape GS9005BCPJE3 28 pin plcc 0c to 70c yes serial data pll serial clock loop filter ss0 ss1 equalizer carrier detect cable in digital in signal strength indicator agc capacitor logic comparator filter control voltage variable filter dc restorer data latch phase comparator carrier detect charge pump standard select peak detector vco analog digital select 28 8,9 5,6 19 12 13 14 15 17 20 21 2 1 a/d serial data serial clock 24 25 22 23 16 output 'eye' monitor 2 ?/ 2 enable 10 gs9005b
2 of 12 32466 - 0 not recommended for new designs parameter symbol conditions min typ max units notes supply voltage v s operating range 4.75 5.0 5.25 v power consumption p d - 500 700 mw supply current (total) i s - 122 160 ma see figure13 serial data & - high v oh t a = 25c -1.025 - -0.88 v with respect to v cc clock output - low v ol t a = 25c -1.9 - -1.6 v logic inputs - high v ih min +2.0 - - v with respect to v ee - low v il max - - +0.8 v with respect to v ee carrier detect v cdl r l = 10 k ? to v cc - 0.2 0.4 v output voltage v cdh 4.0 5.0 - v signal strength v ss see note 2 -0.6 - 0 v with respect to v cc indicator output direct digital input v ddi 200 - 2000 mvp-p differential drive levels (5, 6) serial data bit rate br sdo t a = 25c 100 - 400 mb/s serial clock frequency ? slk t a = 25c 100 - 400 mhz see figure11 output signal swing v o t a = 25c 700 800 900 mv p-p see figure12 serial data to serial clock t d see waveforms - -500 - ps data lags clock lock times t lock see note 1 - - 10 s equalizer gain av eq t a = 25c 30 36 - db at 135 mhz jitter t j t a = 25c - 100 - ps p-p see figure15 0 metres, 270 mb/s input resistance (sdi/sdi) r in t a = 25?c 3k 5k - ? see figure14 input capacitance (sdi/sdi) c in t a = 25?c - 1.8 - pf see figure14 output eye monitor v oem r l = 50 ? to v cc - 40 - mvp-p absolute maximum ratings parameter value / units supply voltage 5.5 v input voltage range (any input) v cc +0.5 to v ee -0.5 v dc input current (any one input) 5 ma power dissipation 750 mw operating temperature range 0c t a 70c storage temperature range -65c t s 150c lead temperature (soldering, 10 seconds) 260c v s = 5v, t a = 0c to 70c, r l = 100 ? to (v cc - 2v) unless otherwise shown. (1, 10, 20, 21) gs9005b receiver dc electrical characteristics with respect to v cc with respect to v ee open collector - active high v s = 5v, t a = 0c to 70c, r l = 100 ? to (v cc - 2v) unless otherwise shown. gs9005b receiver ac electrical characteristics parameter symbol condition min typ max units no tes synchronization notes: 1. switching between two sources of the same data rate. 2. with weaker signals v ss approaches v cc . caution electrostatic sensitive devices do not open packages or handle except at a static-free workstation
3 of 12 32466 - 0 not recommended for new designs the gs9005b reclocking receiver is a bipolar integrated circuit containing a built-in cable equalizer and circuitry necessary to re-clock and regenerate the nrzi serial data stream. packaged in a 28 pin plcc, the receiver operates from a single five volt supply at data rates in excess of 400 mb/s. typical power consumption is 500 mw. typical output jitter is 100 ps at 270 mb/s. serial digital signals are applied to either a built-in analog cable equalizer via the sdi and sdi inputs (pins 8,9) or via the direct digital inputs ddi and ddi (pins 5,6). cable equalizer the serial digital signal is connected to the input either differentially or single ended with the unused input being decoupled. the equalized signal is generated by passing the cable signal through a voltage variable filter having a characteristic which closely matches the inverse cable loss characteristic. additionally, the variation of the filter characteristic with control voltage is designed to imitate the variation of the inverse cable loss characteristic as the cable length is varied. the amplitude of the equalized signal is monitored by a peak detector circuit which produces an output current with a polarity corresponding to the difference between the desired peak signal level and the actual peak signal level. this output is integrated by an external agc filter capacitor (agc cap pin 2), providing a steady control voltage for the voltage variable filter. a separate signal strength indicator output, (ssi pin 28), proportional to the amount of agc is also provided. as the filter characteristic is varied automatically by the application of negative feedback, the amplitude of the equalized signal is kept at a constant level which is representative of the original amplitude at the transmitter. the equalized signal is then dc restored, effectively restoring the logic threshold of the equalized signal to its correct level irrespective of shifts due to ac coupling. as the final stage of signal conditioning, a comparator converts the analog output of the dc restorer to a regenerated digital output signal. an output 'eye' monitor (pin 16), allows verification of signal integrity after equalization but before reslicing. analog/digital select a 2:1 multiplexer selects either the equalized (analog) signal or a differential ecl data (digital) signal as input to the reclocker pll. a logical high applied to the analog/digital select input (1) routes the equalized signal while a logic low routes the direct digital signal to the reclocker. phase locked loop the phase comparator itself compares the position of transitions in the incoming signal with the phase of the local oscillator (vco). the error-correcting output signals are fed to the charge pump in the form of short pulses. the charge pump converts these pulses into a ?charge packet? which is accurately proportional to the system phase error. the charge packet is then integrated by the second-order loop filter to produce a control voltage for the vco. during periods when there are no transitions in the signal, the loop filter voltage is required to hold precisely at its last value so that the vco does not drift significantly between corrections. commutating diodes in the charge pump keep the output leakage current extremely low, minimizing vco frequency drift. the vco is implemented using a current-controlled multivibrator, designed to deliver good stability, low phase noise and wide operating frequency capability. the frequency range is design-limited to 10% about the oscillator centre frequency. vco centre frequency selection the centre frequency of thevco is set by one of four external current reference resistors (rvco0-rvco3) connected to pins 13,14,15 or 17. these are selected by two logic inputs ss0 and ss1 (pins 20, 21) through a 2:4 decoder according to the following truth table. ss1 ss0 resistor selected 0 0 rvco0 (13) 0 1 rvco1 (14) 1 0 rvco2 (15) 1 1 rvco3 (17) as an alternative, the gs9010a automatic tuning sub- system and the gs9000b or gs9000s decoder may be used in conjunction with the gs9005b to obtain adjustment free and automatic standard select operation (see figure 20). with the vco operating at twice the clock frequency, a clock phase which is centred on the eye of the locked signal is used to latch the incoming data, thus maximising immunity to jitter-induced errors. the alternate phase is used to latch the output re-clocked data sdo and sdo (pins 25, 24). the true and inverse clock signals themselves are available from the sco and sco pins 23 and 22. gs9005b re - clocking receiver - detailed device description
4 of 12 32466 - 0 not recommended for new designs sd0 sd0 sc0 sc0 ss1 ss0 cd ddi ddi v cc2 sdi sdi v cc1 v ee1 cap a/d ss i v ee2 v cc4 gs9005b top view loop r vco0 r vco1 r vco2 oem r vco3 v cc3 filt 25 24 23 22 21 20 19 5 6 7 8 9 10 11 12 13 14 15 16 17 18 4 3 2 28 27 26 agc ? /2 en v ee3 gs9005b pin descriptions pin no. symbol type description 1 a/d input analog/digital select. ttl compatible input used to select the input signal source. a logic high routes the equalizer inputs (pins 8 and 9) to the pll and a logic low routes the direct digital inputs (pins 5 and 6) to the pll. 2 agc cap input agc capacitor. connection for the agc capacitor. 3v ee1 power supply. most negative power supply connection. (equalizer) 4v cc1 power supply . most positive power supply connection. (equalizer) 5,6 ddi/ddi input direct data inputs (true and inverse). pseudo-ecl, differential serial data inputs. these are selected when the a/d input (pin 1) is at logic low and are self biased to 1.2 volts below v cc . they may be directly driven from true ecl drivers when v ee = -5v and v cc = 0 v. 7v cc2 power supply . most positive power supply connection. ( phase detector, a/d select, carrier detect). 8,9 sdi/sdi input serial data inputs (true and inverse). differential analog serial data inputs. inputs must be ac coupled and may be driven single ended. these inputs are selected when the a/d input (pin 1) is logic high. 10 ?/2 en input ?/2 enable- ttl compatible input used to enable the divide by 2 function. 11 v ee3 power supply. most negative power supply connection. (vco, mux, standard select) 12 loop filt loop filter. node for connecting the loop filter components. 13 r vco0 input vco resistor 0. analog current input used to set the centre frequency of the vco when the two standard select bits (pins 20 and 21) are set to logic 0,0. a resistor is connected from this pin to v ee . 14 r vco1 input vco resistor 1. analog current input used to set the centre frequency of the vco when standard select bit 0 (pin 20) is set high and bit 1 (pin 21) is set low. a resistor is connected from this pin to v ee . 15 r vco2 input vco resistor 2. analog current input used to set the centre frequency of the vco when standard select bit 0 (pin 20) is set low and bit 1 (pin 21) is set high. a resistor is connected from this pin to v ee . 16 oem output output eye monitor analog voltage representing the serial bit stream after equalization but before reslicing. 17 r vco3 input vco resistor 3. analog current input used to set the centre frequency of the vco when the two standard select bits (pins 20 and 21) are set high. a resistor is connected from this pin to v ee . fig. 2 gs9005b pin connections t d serial data out (sd0) 50% serial clock out (sck) t d 50% fig.1 waveforms
5 of 12 32466 - 0 not recommended for new designs pin no symbol type description 18 v cc3 power supply. most positive power supply connection. (vco, mux, standards select). 19 cd output carrier detect . open collector output which goes high when a signal is present at either the serial data inputs or the direct digital inputs. this output is used in conjunction with the gs9000b or gs9000s in the automatic standards select mode to disable the 2 bit standard select counter. this pin should see a low impedance (e.g. 1nf to ac gnd) 20,21 ss0, ss1 inputs standard select inputs. ttl inputs to the 2:4 multiplexer used to select one of four vco centre frequency setting resistors (r vco0 - r vco3 ). when both ss0 and ss1 are low, r vco0 is selected. when ss0 is high and ss1 is low, r vco1 is selected. when ss0 is low and ss1 is high, r vco2 is selected and when both ss0 and ss1 are high, r vco3 is selected. these pins should see a low impedance (e.g. 1nf to ac gnd) 22,23 sco/sco outputs serial clock outputs (inverse and true). pseudo-ecl differential outputs of the extracted serial clock. these outputs require 390 ? pull-down resistors to v ee . 24,25 sdo/sdo outputs serial data outputs (inverse and true). pseudo-ecl differential outputs of the regenerated serial data. these outputs require 390 ? pull-down resistors to v ee . 26 v cc4 power supply. most positive power supply connection. (ecl outputs) 27 v ee2 power supply. most negative power supply connection. (phase detector, a/d select, carrier detect) 28 ss i signal strength indicator. analog output which indicates the amount of agc action. this output indirectly indicates the amount of equalization and thus cable length. gs9005b pin descriptions cont. fig. 3 pins 1, 5 and 6 v cc v cc + - + - 16a v cc 2k 2k 1k 1k 1.6v 380a 50a a / d ddi pin 1 pin 5 pin 6 ddi v cc 1.2v input / output circuits
6 of 12 32466 - 0 not recommended for new designs v cc4 sdo or sco pin 25, 24 10k 200 sdo or sco pin 23, 22 v cc v cc v cc 200 800 10k 3k i vco 400 pin 15 pin 17 r vco 0 pin 13 pin 14 400 400 400 r vco 1 r vco 2 r vco 3 loop filter (1.8 - 2.7v) (1.9 - 2.4v) input / output circuits cont. fig. 4 pins 13, 14, 15 and 17 fig. 5 pins 25, 24, 23 and 22
7 of 12 32466 - 0 not recommended for new designs v cc v cc + - 920 a 920 a agc cap 620 5k 5k 5k 500 0.4v ssi pin 8 pin 9 pin 2 pin 28 sdi sdi 2v + - input / output circuits cont. pin 12 loop filter v cc v cc 1k v cc 2k 1.5k fig. 7 pin 12 10k v cc pin 19 cd fig. 9 pin 19 fig. 6 pins 28, 2, 8 and 9 v cc pin 20 sso v cc 40a 40a pin 21 ss1 v cc pin 10 ?/2 en v cc v cc + - 18a 55a 480a 1.6v fig. 10 pins 20, 21 and 10 200 v cc pin 16 5ma oem 5ma fig. 8 pin 16
8 of 12 32466 - 0 not recommended for new designs serial outputs (mv) typical performance curves (v s = 5v, t a = 25c) frequency (mhz) 500 450 400 350 300 250 200 150 100 50 1 2 3 4 5 6 7 8 9 10 frequency setting resistance (ky) fig. 11 clock frequency current (ma) 140 135 130 125 120 115 110 105 100 0 10 20 30 40 50 60 70 temperature (c) fig. 13 supply current v s = 4.75v v s = 5.00v v s = 5.25v 900 850 800 750 700 650 600 0 10 20 30 40 50 60 70 temperature (c) fig. 12 serial outputs ?/2 off ?/2 on v s = 5.00v v s = 5.25v v s = 4.75v
9 of 12 32466 - 0 not recommended for new designs test setup figure 14 shows a typical circuit for the gs9005b using a +5 volt supply. the four 0.1f decoupling capacitors must be placed as close as possible to the corresponding v cc pins. the loop voltage can be conveniently measured across the 10nf capacitor in the loop filter. tuning procedures are described in the temperature compensation section (page 11). the fixed value frequency setting resistors should be placed close to the corresponding pins on the gs9005b. the layout of the loop filter and rvco components requires careful attention. this has been detailed in an application note entitled "optimizing circuit and layout design of the gs9005a/15a", document no. 521 - 32 - 00. when the direct digital inputs are not used, one of these inputs should be connected to v cc to avoid picking up noise and unwanted signals. the carrier detect is an open-collector active high output requiring a pull-up resistor of approximately 10 k ? . the ss0, ss1, cd pins should see a low ac impedance. this is particularly important when driving the ss0, ss1 pins with external logic. the use of 1 nf decoupling capacitors at these pins ensures this. figure 15 shows the gs9005b connections when using a -5 volt supply. fig.14 gs9005b typical test circuit using +5v supply all resistors in ohms, all capacitors in microfarads, all inductors in henries unless otherwise stated. + ecl data inputs 0.1 100 100 100 100 390 390 data data clock clock 390 390 0.1 10 0.1 25 24 23 22 21 20 19 5 6 7 8 9 10 11 4 3 2 1 28 27 26 12 13 14 15 16 17 18 910 22n 75 113 75 47p 5.6p 10n +5v 1 2 0.1 47p 0.1 10k carrier detect output see figure 18 +5v +5v +5v +5v input gs9005b dd i dd i vcc2 sd i sd i ?/2 vee3 sdo sdo sco sco ss1 ss0 cd vcc1 vee1 agc a/d ss i vee2 vcc4 loop rvco0 rvco1 rvco2 eyeout rvco3 vcc3 ssi star routed loop voltage test point analog +5v digital
10 of 12 32466 - 0 not recommended for new designs vco frequency setting resistors there are two modes of vco operation available in the gs9005b. when the ?/2 enable (pin 10) is low, any of the four vco frequency setting resistors, rvco0 through rvco3 (pins 13, 14, 15 and 17) may be used for any data rate from 100 mb/s to over 400 mb/s. for example, for 143 mb/s data rate, the value of the total r vco resistance is approximately 6k8 and for 270 mb/s operation, the value is approximately 3k5. the 5k potentiometers will then tune the desired data rate near their mid-points. jitter performance at the lower data rates (143, 177 mb/s) is improved by operating the vco at twice the normal frequency. this is accomplished by enabling the ?/2 function which activates an additional divide by two block in the pll section of the gs9005b. when the ?/2 enable is high two of the rvco pins are assigned to data rates below 200 mb/s and two are assigned to data rates over 200 mb/s. the selection is dependent upon the level of the standard select bit, ss1 (pin 21). when ss1 is low, rvco0 and rvco1 (pins 13 and 14) are used for the higher data rates. when ss1 is high, the vco frequency is now twice the bit rate and its frequency is set by rvco2 and rvco3 (pins 15 and 17). for 143 mb/s and 270 mb/s operation, (the vco is at 286 mhz and 270 mhz respectively) the total resistance required is approximately the same for both data rates. this also applies for 177 mb/s and 360 mb/s operation (the vco is tuned to 354 mhz and 360 mhz respectively). this means that one potentiometer may be used for each frequency pair with only a small variation of the fixed resistor value. this halves the number of adjustments required. fig. 15 gs9005b typical test circuit using -5v supply all resistors in ohms, all capacitors in microfarads, all inductors in henries unless otherwise stated. 10 ecl data inputs 0.1 data data clock 100 100 100 100 390 390 390 390 0.1 + 0.1 25 24 23 22 21 20 19 5 6 7 8 9 10 11 4 3 2 1 28 27 26 12 13 14 15 16 17 18 910 22n 75 113 75 47p -5v -5v -5v 1 2 0.1 47p 0.1 -5v 10k carrier detect output input gs9005b dd i dd i vcc2 sd i sd i ?/2 vee3 sdo sdo sco sco ss1 ss0 cd vcc1 vee1 agc a/d ss i vee2 vcc4 loop rvco0 rvco1 rvco2 eyeout rvco3 vcc3 ssi loop voltage see figure 18 analog digital 5.6p -5v -5v -5v -5v -5v 10n star routed clock
11 of 12 32466 - 0 not recommended for new designs 5.6k v ee 1n914 1.3k 1.3k 5k divide by 2 is off 4.3k v ee 1n914 5k divide by 2 is on v ee 1k 1k divide by 2 is off divide by 2 is on v ee 1n914 1k 1k 0.1f 0.1f 0.1f 0.1f 1n914 figure 16 shows the connections for the frequency setting resistors for the various data rates. the compensation shown for 360 mb/s and 177 mb/s with divide by 2 on, is useful to a maximum ambient temperature of 50c. if the divide by 2 function is not enabled by the ?/2 enable input, no compen- sation is needed for the 143 mb/s and 177 mb/s data rates. the resistor connections are shown in figure 17. in both cases, the 0.1 f capacitor that bypasses the potentiometer should be star routed to vee 3. temperature compensation loop bandwidth the loop bandwidth is dependant upon the internal pll gain constants along with the loop filter components connected to pin 12. in addition, the impedance seen by the rvco pin also influences the loop characteristics such that as the imped- ance drops, the loop gain increases. applications circuit figure 18 shows an application of the gs9005b in an adjustment free, multi-standard serial to parallel convertor. this circuit uses the gs9010a automatic tuning sub- system ic and a gs9000b or gs9000s decoder ic. the gs9005b may be replaced with a gs9015b reclocker ic if cable equalization is not required. the gs9010a ats eliminates the need to manually set or externally temperature compensate the receiver or reclocker vco. the gs9010a can also determine whether the incoming data stream is 4?sc ntsc,4?sc pal or component 4:2:2. the gs9010a includes a ramp generator/oscillator which repeatedly sweeps the receiver vco frequency over a set range until the system is correctly locked. an automatic fine tuning (aft) loop maintains the vco control voltage at it's centre point through continuous, long term adjustments of the vco centre frequency. when an interruption to the incoming data stream is detected by the receiver, the carrier detect goes low and opens the aft loop in order to maintain the correct vco frequency for a period of at least 2 seconds. this allows the receiver to rapidly relock when the signal is re- established. during normal operation, the gs9000b or gs9000s decoder provides continuous hsync pulses which disable the ramp/oscillator of the gs9010a. this maintains the correct receiver vco frequency. divide by 2 is off v ee 1k 0.1f 10k 143mb/s and 177 mb/s using any r vco0 pins fig. 17 non - temperature compensated resistor values for 143 mb/s and 177 mb/s temperature compensation procedure in order to correctly set the vco frequency so that the pll will always re-acquire lock over the full temperature range, the following procedure should be used. the circuit should be powered on for at least one minute prior to starting this procedure. monitor the loop filter voltage at the junction of the loop filter resistor and 10 nf loop filter capacitor (loop filter test point). using the appropriate network shown above, the vco frequency is set by first tuning the potentiometer so that the pll loses lock at the low end (lowest loop filter voltage). the loop filter voltage is then slowly increased by adjusting the the potentiometer to determine the error free low limit of the capture range. error free operation is determined by using a suitable crc or edh measurement method to obtain a stable signal with no errors. record the loop filter voltage at this point as v cl . now adjust the potentiometer so that the loop filter voltage is 250 mv above v cl . fig. 16 frequency setting resistor values & temperature compensation 270 mb/s using r vco0 or r vco1 143 mb/s using r vco2 or r vco3 177 mb/s using r vco2 or r vco3 360 mb/s using r vco0 or r vco1
12 of 12 32466 - 0 not recommended for new designs gennum corporation assumes no responsibility for the use of any circuits described herein and makes no representations that the y are free from patent infringement. ? copyright july 2004 gennum corporation. all rights reserved. printed in canada. revision notes new document. for latest product information, visit www.gennum.com all resistors in ohms, all capacitor in microfarads, all inductors in henries unless otherwise stated. fig. 18 typical application circuit application note - pcb layout special attention must be paid to component layout when designing high performance serial digital receivers. for background information on high speed circuit and layout design concepts, refer to document no. 521-32-00, ?optimizing circuit and layout design of the gs90005a/15a?. a recommended pcb layout can be found in the gennum application note ?eb9010b deserializer evaluation board.? the use of a star grounding technique is required for the loop filter components of the gs9005b/15b. controlled impedance pcb traces should be used for the differential clock and data interconnection between the gs9005b and the gs9000b or gs9000s. these differential traces must not pass over any ground plane discontinuities. a slot antenna is formed when a microstrip trace runs across a break in the ground plane. the series resistors at the parallel data output of the gs9000b or gs9000s are used to slow down the fast rise/fall time of th e gs9000b or gs9000s outputs. these resistors should be placed as close as possible to the gs9000b or gs9000s output pins to minimize radiation from these pins. document identification product proposal this data has been compiled for market investigation purposes only, and does not constitute an offer for sale. advance information note this product is in development phase and specifications are subject to change without notice. gennum reserves the right to remove the product at any time. listing the product does not constitute an offer for sale. preliminary the product is in a preproduction phase and specifications are subject to change without notice. data sheet the product is in production. gennum reserves the right to make changes at any time to improve reliability, function or design, in order to provide the best product possible. (1) typical value for input return loss matching (2) to reduce board space, the two anti-series 6.8f capacitors (connected across pins 2 and 3 of the gs9010a) may be replaced with a 1.0 f non-polarized capacitor provided that: (a) the 0.68 f capacitor connected to the osc pin (11) of the gs9010a is replaced with a 0.33 f capacitor and (b) the gs9005b/15b loop filter capacitor is 10nf. (3) remove this potentiometer if p/n function is not required, and ground pin 16 of the gs9010a. (4) the gs9000b will operate to a maximum frequency of 370 mbps. the gs9000s will operate to a maximum frequency of 300 mbps. standard truth table ?/2 p/n standard 0 0 4:2:2 - 270 0 1 4:2:2 - 360 1 0 4?sc - ntsc 1 1 4?sc - pal p/n out in- comp lf ?/2 v cc swf 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 parallel data bit 9 parallel data bit 8 parallel data bit 7 parallel data bit 6 parallel data bit 5 parallel data bit 4 parallel data bit 3 parallel data bit 2 parallel data bit 1 parallel data bit 0 parallel clock out sync correction enable hsync output sync warning flag input selection stdt v cc cd hsync gnd osc dly fvcap 10 10 10 + + + v cc +5v +5v v cc v cc v cc 0.1 100 100 100 100 390 390 390 390 0.1 0.1 0.1 25 24 23 22 21 20 19 5 6 7 8 9 10 11 4 3 2 1 28 27 26 12 13 14 15 16 17 18 910 22n (1) (2) (2) (2) (3) 75 113 75 47p 5.6p 10n 0.1 0.1 3.3n 82n 180n swf 0.68 0.1 0.1f 22n dgnd dgnd dgnd dgnd 47p 0.1 dgnd gnd 1.2k 1.2k 68k 100 100 120 50k 0.1 100k swf gs9010a input ecl data input dd i dd i vcc2 sd i sd i ?/2 vee3 sdo sdo sco sco ss1 ss0 cd vcc1 vee1 agc a/d ss i vee2 vcc4 loop rvco0 rvco1 rvco2 eyeout rvco3 vcc3 25 24 23 22 21 20 19 5 6 7 8 9 10 11 4 3 2 1 28 27 26 0.1 dgnd dgnd ssi 100 100 100 3.3k 100 100 100 100 100 100 100 gs9000b or gs9000s sd i sd i sc i sc i ss1 ss0 sst pd7 pd6 pd5 pd4 pd3 pd2 pd1 vss swf vss hsync pd9 pd8 vss vdd vdd sce swc pclk pdo vdd star routed 12 13 14 15 16 17 18 v cc v cc v cc v cc 6.8 6.8 + + gs9005b v cc v cc dv cc dv cc dv cc v cc dv cc v cc (4)


▲Up To Search▲   

 
Price & Availability of GS9005BCPJE3

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X